TCR—Timer Conrol Register
H'FFD0
TMR1
Bit
7
6
5
4
3
2
1
0
CMIEB CMIEA
OVIE
CCLR1 CCLR0
CKS2
CKS1
CKS0
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Clock Select
TCR
STCR
CKS2 CKS1 CKS0 ICKS1
ICKS0
Description
0
0
0
—
—
Timer stopped
0
0
1
0
—
Ø/8 internal clock, falling edge
0
0
1
1
—
Ø/2 internal clock, falling edge
0
1
0
0
—
Ø/64 internal clock, falling edge
0
1
0
1
—
Ø/128 internal clock, falling edge
0
1
1
0
—
Ø/1024 internal clock, falling edge
0
1
1
1
—
Ø/2048 internal clock, falling edge
1
0
0
—
—
Timer stopped
1
0
1
—
—
External clock, rising edge
1
1
0
—
—
External clock, falling edge
1
1
1
—
—
External clock, rising and falling
edges
Counter Clear
0 0 Counter is not cleared.
0 1 Cleared by compare-match A.
1 0 Cleared by compare-match B.
1 1 Cleared on rising edge of external reset input.
Timer Overflow Interrupt Enable
0 Overflow interrupt request is disabled.
1 Overflow interrupt request is enabled.
Compare-Match Interrupt Enable A
0 Compare-match A interrupt request is disabled.
1 Compare-match A interrupt request is enabled.
Compare-Match Interrupt Enable B
0 Compare-match B interrupt request is disabled.
1 Compare-match B interrupt request is enabled.
307
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...