Table 1-1. Features
Item
Specification
CPU
Two-way general register configuration
• Eight 16-bit registers, or
• Sixteen 8-bit registers
High-speed operation
• Maximum clock rate: 10MHz
• Add/subtract:
0.2µs
•
Multiply/divide:
1.4µs
Streamlined, concise instruction set
•
Instruction length: 2 or 4 bytes
•
Register-register arithmetic and logic operations
•
MOV instruction for data transfer between registers and memory
Instruction set features
•
Multiply instruction (8 bits
×
8 bits)
•
Divide instruction (16 bits ÷ 8 bits)
•
Bit-accumulator instructions
•
Register-indirect specification of bit positions
Memory
•
H8/329: 32k-byte ROM; 1k-byte RAM
•
H8/328: 24k-byte ROM; 1k-byte RAM
•
H8/327: 16k-byte ROM; 512-byte RAM
•
H8/326: 8k-byte ROM; 256-byte RAM
16-bit free-
•
One 16-bit free-running counter (can also count external events)
running timer
•
Two output-compare lines
(1 channel)
•
Four input capture lines (can be buffered)
8-bit timer
Each channel has
(2 channels)
•
One 8-bit up-counter (can also count external events)
•
Two time constant registers
Serial
•
Asynchronous or clocked synchronous mode (selectable)
communication
•
Full duplex: can transmit and receive simultaneously
interface (SCI)
•
On-chip baud rate generator
(1 channel)
2
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...