275
Table A-1. Instruction Set (cont.)
BNOT Rn,Rd
B
(Rn8 of Rd8)
←
(Rn8 of Rd8)
2
–
– –
–
–
–
2
BNOT Rn,@Rd
B
(Rn8 of @Rd16)
←
(Rn8 of @Rd16)
4
–
– –
–
–
–
8
BNOT Rn,@aa:8
B
(Rn8 of @aa:8)
←
(Rn8 of @aa:8)
4
–
– –
–
–
–
8
BTST #xx:3,Rd
B
(#xx:3 of Rd8)
→
Z
2
–
– –
◊
–
–
2
BTST #xx:3,@Rd
B
(#xx:3 of @Rd16)
→
Z
4
–
– –
◊
–
–
6
BTST #xx:3,@aa:8
B
(#xx:3 of @aa:8)
→
Z
4
–
– –
◊
–
–
6
BTST Rn,Rd
B
(Rn8 of Rd8)
→
Z
2
–
– –
◊
–
–
2
BTST Rn,@Rd
B
(Rn8 of @Rd16)
→
Z
4
–
– –
◊
–
–
6
BTST Rn,@aa:8
B
(Rn8 of @aa:8)
→
Z
4
–
– –
◊
–
–
6
BLD #xx:3,Rd
B
(#xx:3 of Rd8)
→
C
2
–
– –
–
–
◊
2
BLD #xx:3,@Rd
B
(#xx:3 of @Rd16)
→
C
4
–
– –
–
–
◊
6
BLD #xx:3,@aa:8
B
(#xx:3 of @aa:8)
→
C
4
–
– –
–
–
◊
6
BILD #xx:3,Rd
B
(#xx:3 of Rd8)
→
C
2
–
– –
–
–
◊
2
BILD #xx:3,@Rd
B
(#xx:3 of @Rd16)
→
C
4
–
– –
–
–
◊
6
BILD #xx:3,@aa:8
B
(#xx:3 of @aa:8)
→
C
4
–
– –
–
–
◊
6
BST #xx:3,Rd
B
C
→
(#xx:3 of Rd8)
2
–
– –
–
–
–
2
BST #xx:3,@Rd
B
C
→
(#xx:3 of @Rd16)
4
–
– –
–
–
–
8
BST #xx:3,@aa:8
B
C
→
(#xx:3 of @aa:8)
4
–
– –
–
–
–
No. of states
Operand size
Addressing mode/
instruction length
Mnemonic
Operation
Condition code
I
H N
Z V C
#xx:8/16
Rn
@Rn
@(d:16,Rn)
@–Rn/@Rn+
@aa:8/16
@(d:8,PC)
@@aa
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...