Figure 8-8 shows an example of SCI receive operation in asynchronous mode.
Table 8-8. Receive Error Conditions and SCI Operation
Receive error
Abbreviation
Condition
Data transfer
Overrun error
ORER
Receiving of next data ends
Receive data not loaded from
while RDRF is still set to “1”
RSR into RDR
in SSR
Framing error
FER
Stop bit is “0”
Receive data loaded from RSR
into RDR
Parity error
PER
Parity of receive data differs
Receive data loaded from RSR
from even/odd parity setting
into RDR
in SMR
Figure 8-8. Example of SCI Receive Operation (8-Bit Data with Parity and One Stop Bit)
“1”
Start
bit
“0”
D0
D1
D7
0/1
Stop
bit
“1”
Data
Parity
bit
Start
bit
“0”
D0
D1
D7
0/1
Stop
bit
“0”
Data
Parity
bit
“1”
Mark (idle)
state
RDRF
FER
RXI
request
1 frame
Framing error,
ERI request
RXI interrupt handler
reads data in RDR and
clears RDRF to “0”
193
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...