Bit 3—Output Compare Flag A (OCFA): This status flag is set to “1” when the FRC value
matches the OCRA value. This flag must be cleared by software. It is set by hardware, however,
and cannot be set by software.
Bit 2—Output Compare Flag B (OCFB): This status flag is set to “1” when the FRC value
matches the OCRB value. This flag must be cleared by software. It is set by hardware, however,
and cannot be set by software.
Bit 1—Timer Overflow Flag (OVF): This status flag is set to “1” when the FRC overflows
(changes from H'FFFF to H'0000). This flag must be cleared by software. It is set by hardware,
however, and cannot be set by software.
Bit 4
ICFD
Description
0
To clear ICFD, the CPU must read ICFD after it
(Initial value)
has been set to “1,” then write a “0” in this bit.
1
This bit is set to 1 when an FTID input signal is received.
Bit 3
OCFA
Description
0
To clear OCFA, the CPU must read OCFA after
(Initial value)
it has been set to “1,” then write a “0” in this bit.
1
This bit is set to 1 when FRC = OCRA.
Bit 2
OCFB
Description
0
To clear OCFB, the CPU must read OCFB after
(Initial value)
it has been set to “1,” then write a “0” in this bit.
1
This bit is set to 1 when FRC = OCRB.
Bit 1
OVF
Description
0
To clear OVF, the CPU must read OVF after
(Initial value)
it has been set to “1,” then write a “0” in this bit.
1
This bit is set to 1 when FRC changes from H'FFFF to H'0000.
124
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...