Figure 3-8. Branching Instruction Codes
15
8
7
0
cc
disp.
Bcc
0
0
0
0
JMP (@Rm)
JMP (@aa:16)
abs.
abs.
JMP (@@aa:8)
disp.
BSR
r
0
0
0
0
JSR (@Rm)
JSR (@aa:16)
abs.
JSR (@@aa:8)
RTS
m
r
m
Op
Op
Op
Op
Op
Op
Op
Op
abs.
Op
Op:
Operation field
cc:
Condition field
rm:
Register field
disp.:
Displacement
abs.:
Absolute address
48
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...