Software Standby Mode: All pins remain in their previous state. For RD, WR, AS, and Ø this
means the High output state.
Figures 5-4 to 5-8 show schematic diagrams of port 4.
Figure 5-4. Port 4 Schematic Diagram (Pin P4
0
)
P4
0
RP4
Reset
Reset
WP4
WP4D
R
R
Q
Q
D
D
P4
0
DR
P4.
0
DDR
C
C
Internal data bus
WP4D:
WP4:
RP4:
Write Port 4 DDR
Write Port 4
Read Port 4
IRQ enable
register
IRQ
2
enable
IRQ
2
input
A/D converter
module
ADTRG
91
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...