P5DR—Port 5 Data Register
H'FFBA
Port 5
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
P5
2
P5
1
P5
0
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
R/W
R/W
R/W
P6DDR—Port 6 Data Direction Register
H'FFB9
Port 6
Bit
7
6
5
4
3
2
1
0
P6
7
DDR P6
6
DDR P6
5
DDR P6
4
DDR P6
3
DDR P6
2
DDR P6
1
DDR P6
0
DDR
Initial value
0
0
0
0
0
0
0
0
Read/Write
W
W
W
W
W
W
W
W
Port 6 Input/Output Control
0 Input port
1 Output port
P6DR—Port 6 Data Register
H'FFBB
Port 6
Bit
7
6
5
4
3
2
1
0
P6
7
P6
6
P6
5
P6
4
P6
3
P6
2
P6
1
P6
0
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
P7DR—Port 7 Data Register
H'FFBE
Port 7
Bit
7
6
5
4
3
2
1
0
P7
7
P7
6
P7
5
P7
4
P7
3
P7
2
P7
1
P7
0
Initial value
*
*
*
*
*
*
*
*
Read/Write
R
R
R
R
R
R
R
R
Note: * Depends on the levels of pins P7
7
to P7
0
.
301
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...