TCSR—Timer Control/Status Register
H'FFD1
TMR1
Bit
7
6
5
4
3
2
1
0
CMFB
CMFA
OVF
—
OS3
*2
OS2
*2
OS1
*2
OS0
*2
Initial value
0
0
0
1
0
0
0
0
Read/Write R/(W)
*1
R/(W)
*1
R/(W)
*1
—
R/W
R/W
R/W
R/W
Notes: Bit functions are the same as for TMR0.
*1 Software can write a “0” in bits 7 to 5 to clear the flags, but cannot write a “1” in these
bits.
*2 When all four bits (OS3 to OS0) are cleared to “0,” output is disabled.
TCORA—Time Constant Register A
H'FFD2
TMR1
Bit
7
6
5
4
3
2
1
0
Initial value
1
1
1
1
1
1
1
1
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note: Bit functions are the same as for TMR0.
TCORB—Time Constant Register B
H'FFD3
TMR1
Bit
7
6
5
4
3
2
1
0
Initial value
1
1
1
1
1
1
1
1
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note: Bit functions are the same as for TMR0.
TCNT—Timer Counter
H'FFD4
TMR1
Bit
7
6
5
4
3
2
1
0
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note: Bit functions are the same as for TMR0.
308
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...