7.2.5 Serial/Timer Control Register (STCR)—H'FFC3
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
MPE
ICKS1
ICKS0
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
R/W
R/W
R/W
The STCR is an 8-bit readable/writable register that controls the serial communication interface
and selects internal clock sources for the timer counters.
The STCR is initialized to H'F8 at a reset.
Bits 7 to 3—Reserved: These bits cannot be modified and are always read as “1.”
Bit 2—Multiprocessor Enable (MPE): Controls the operating mode of the serial communication
interface. For details, see section 8, “Serial Communication Interface.”
Bits 1 and 0—Internal Clock Source Select 1 and 0 (ICKS1 and ICKS0): These bits and bits
CKS2 to CKS0 in the TCR select clock sources for the timer counters. For details, see
section 7.2.3, “Timer Control Register.”
151
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...