Table A-4. Number of Cycles in Each Instruction
Instruction Branch
Stack
Byte data
Word data
Internal
fetch
addr. read
operation
access
access
operation
Instruction Mnemonic
I
J
K
L
M
N
ADD
ADD.B
#xx:8, Rd
1
ADD.B
Rs, Rd
1
ADD.W
Rs, Rd
1
ADDS
ADDS.W
#1/2, Rd
1
ADDX
ADDX.B
#xx:8, Rd
1
ADDX.B
Rs, Rd
1
AND
AND.B
#xx:8, Rd
1
AND.B
Rs, Rd
1
ANDC
ANDC
#xx:8, CCR
1
BAND BAND
#xx:3, Rd
1
BAND
#xx:3, @Rd
2
1
BAND
#xx:3, @aa:8
2
1
Bcc
BRA
d:8 (BT d:8)
2
BRN
d:8 (BF d:8)
2
BHI
d:8
2
BLS
d:8
2
BCC
d:8 (BHS d:8)
2
BCS
d:8 (BLO d:8)
2
BNE
d:8
2
BEQ
d:8
2
BVC
d:8
2
BVS
d:8
2
BPL
d:8
2
BMI
d:8
2
BGE
d:8
2
BLT
d:8
2
BGT
d:8
2
BLE
d:8
2
BCLR
BCLR
#xx:3, Rd
1
BCLR
#xx:3, @Rd
2
2
BCLR
#xx:3, @aa:8
2
2
BCLR
Rn, Rd
1
BCLR
Rn, @Rd
2
2
BCLR
Rn, @aa:8
2
2
Note: All values left blank are zero.
281
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...