Figure 3-13. On-Chip Memory Access Cycle
Figure 3-14. Pin States during On-Chip Memory Access Cycle
Bus cycle
T1 state
T2 state
Internal address bus
Address
Write data
Internal Read signal
Internal data bus (read)
Read data
Internal Write signal
Internal data bus (write)
Ø
T2 state
Bus cycle
T1 state
Ø
Address bus
Address
Data bus: high impedance state
AS: High
RD: High
WR: High
54
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...