Table A-4. Number of Cycles in Each Instruction (cont.)
Instruction Branch
Stack
Byte data
Word data
Internal
fetch
addr. read
operation
access
access
operation
Instruction Mnemonic
I
J
K
L
M
N
BSR
BSR
d:8
2
1
BST
BST
#xx:3, Rd
1
BST
#xx:3, @Rd
2
2
BST
#xx:3, @aa:8
2
2
BTST
BTST
#xx:3, Rd
1
BTST
#xx:3, @Rd
2
1
BTST
#xx:3, @aa:8
2
1
BTST
Rn, Rd
1
BTST
Rn, @Rd
2
1
BTST
Rn, @aa:8
2
1
BXOR
BXOR
#xx:3, Rd
1
BXOR
#xx:3, @Rd
2
1
BXOR
#xx:3, @aa:8
2
1
CMP
CMP.B
#xx:8, Rd
1
CMP.B
Rs, Rd
1
CMP.W
Rs, Rd
1
DAA
DAA.B
Rd
1
DAS
DAS.B
Rd
1
DEC
DEC.B
Rd
1
DIVXU
DIVXU.B
Rs, Rd
1
12
EEPMOV
EEPMOV
2
2n+2*
1
INC
INC.B
Rd
1
JMP
JMP
@Rn
2
JMP
@aa:16
2
2
JMP
@@aa:8
2
1
2
JSR
JSR
@Rn
2
1
JSR
@aa:16
2
1
2
JSR
@@aa:8
2
1
1
LDC
LDC
#xx:8, CCR
1
LDC
Rs, CCR
1
MOV
MOV.B
#xx:8, Rd
1
MOV.B
Rs, Rd
1
MOV.B
@Rs, Rd
1
1
MOV.B
@(d:16,Rs), Rd
2
1
Notes: All values left blank are zero.
* n: Initial value in R4L. Source and destination are accessed n + 1 times each.
283
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...