Figure 6-5. Increment Timing for Internal Clock Source
External Clock: If external clock input is selected, the FRC increments on the rising edge of the
FTCI clock signal. Figure 6-6 shows the increment timing.
The pulse width of the external clock signal must be at least 1.5 system clock (Ø) periods. The
counter will not increment correctly if the pulse width is shorter than 1.5 system clock periods.
Figure 6-6. Increment Timing for External Clock Source
Figure 6-7. Minimum External Clock Pulse Width
Ø
Internal
clock
FRC clock
pulse
FRC
N – 1
N
N + 1
N
N + 1
Ø
FTCI
FRC
FRC clock pulse
Ø
FTCI
131
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...