8.2.6 Serial Control Register (SCR)—H'FFDA
Bit
7
6
5
4
3
2
1
0
TIE
RIE
TE
RE
MPIE
TEIE
CKE1
CKE0
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
The SCR is an 8-bit readable/writable register that enables or disables various SCI functions.
It is initialized to H'00 at a reset and in the standby modes.
Bit 7—Transmit Interrupt Enable (TIE): This bit enables or disables the TDR-empty interrupt
(TXI) requested when the transmit data register empty (TDRE) bit in the serial status register (SSR)
is set to “1.”
Bit 7
TIE
Description
0
The TDR-empty interrupt request (TXI) is disabled.
(Initial value)
1
The TDR-empty interrupt request (TXI) is enabled.
Bit 6—Receive Interrupt Enable (RIE): This bit enables or disables the receive-end interrupt
(RxI) requested when the receive data register full (RDRF) bit in the serial status register (SSR) is
set to “1.” It also enables or disables the receive-error interrupt (ERI) requested when the overrun
error (ORER), framing error (FER), or parity error (PER) bit is set to “1.”
Bit 6
RIE
Description
0
The receive-end interrupt (RxI) and receive-error interrupt (ERI)
(Initial value)
requests are disabled.
1
The receive-end interrupt (RxI) and receive-error interrupt (ERI)
requests are enabled.
170
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...