Table 1-3. Pin Functions (2)
Pin No.
DC-64S
Type
Symbol
DP-64S
FP-64A
CP-68
I/O Name and function
Data bus
D
7
to D
0
57 to 64
49 to 56
61 to 68
I/O Data bus: 8-Bit bidirectional data bus.
Bus
WAIT
8
64
9
I
Wait: Requests the CPU to insert T
W
control
states into the bus cycle when an external
address is accessed.
RD
4
60
5
O
Read: Goes Low to indicate that the CPU
is reading an external address.
WR
5
61
6
O
Write: Goes Low to indicate that the CPU
is writing to an external address.
AS
6
62
7
O
Address Strobe: Goes Low to indicate
that there is a valid address on the address
bus.
Interrupt
NMI
13
5
14
I
NonMaskable Interrupt: Highest-
signals
priority interrupt request. The NMIEG bit
in the system control register (SYSCR)
determines whether the interrupt is
requested on the rising or falling edge of
the NMI input.
IRQ
0
to
1 to 3
57 to 59
2 to 4
I
Interrupt Request 0 to 2: Maskable
IRQ
2
interrupt request pins.
Operating
MD
1
, 19, 11, 21,
I
Mode: Input pins for setting the MCU
mode
MD
0
20
12
22
operating mode according to the table
control
below.
MD
1
MD
0
Mode
Description
0
1
Mode 1 Expanded mode
with on-chip ROM
disabled
1
0
Mode 2 Expanded mode
with on-chip ROM
enabled
1
1
Mode 3 Single-chip mode
12
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...