P3DR—Port 3 Data Register
H'FFB6
Port 3
Bit
7
6
5
4
3
2
1
0
P3
7
P3
6
P3
5
P3
4
P3
3
P3
2
P3
1
P3
0
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
P4DDR—Port 4 Data Direction Register
H'FFB5
Port 4
Bit
7
6
5
4
3
2
1
0
P4
7
DDR P4
6
DDR P4
5
DDR P4
4
DDR P4
3
DDR P4
2
DDR P4
1
DDR P4
0
DDR
Initial value
0
0
0
0
0
0
0
0
Read/Write
W
W
W
W
W
W
W
W
Port 4 Input/Output Control
0 Input port
1 Output port
P4DR—Port 4 Data Register
H'FFB7
Port 4
Bit
7
6
5
4
3
2
1
0
P4
7
P4
6
P4
5
P4
4
P4
3
P4
2
P4
1
P4
0
Initial value
0
*
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note: * Determined by the level at pin P4
6
.
P5DDR—Port 5 Data Direction Register
H'FFB8
Port 5
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
P5
2
DDR P5
1
DDR P5
0
DDR
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
W
W
W
Port 5 Input/Output Control
0 Input port
1 Output port
300
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...