Bit 3—Stop Bit Length (STOP): This bit selects the number of stop bits. It is ignored in the
synchronous mode.
Bit 3
STOP
Description
0
One stop bit
(Initial value)
Transmit: one stop bit is added.
Receive: one stop bit is checked to detect framing errors.
1
Two stop bits
Transmit: two stop bits are added.
Receive: the first stop bit is checked to detect framing errors; if the second bit is a space
(0), it is regarded as the next start bit.
Bit 2—Multiprocessor Mode (MP): This bit selects the multiprocessor format in asynchronous
communication. When multiprocessor format is selected, the parity settings of the parity enable bit
(PE) and parity mode bit (O/E) are ignored. The MP bit is ignored in synchronous communication.
The MP bit is valid only when the MPE bit in the serial/timer control register (STCR) is set to “1.”
When the MPE bit is cleared to “0,” the multiprocessor communication function is disabled
regardless of the setting of the MP bit.
Bit 2
MP
Description
0
Multiprocessor communication function is disabled.
(Initial value)
1
Multiprocessor communication function is enabled.
Bits 1 and 0—Clock Select 1 and 0 (CKS1 and CKS0): These bits select the internal clock
source when the baud rate generator is clocked from within the chip.
Bit 1
Bit 0
CKS1
CKS0
Description
0
0
Ø clock
(Initial value)
0
1
Ø/4 clock
1
0
Ø/16 clock
1
1
Ø/64 clock
169
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...