8.2.8 Bit Rate Register (BRR)—H'FFD9
Bit
7
6
5
4
3
2
1
0
Initial value
1
1
1
1
1
1
1
1
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
The BRR is an 8-bit register that, together with the CKS1 and CKS0 bits in the SMR, determines
the baud rate output by the baud rate generator.
The BRR is initialized to H'FF (the slowest rate) at a reset and in the standby modes.
Tables 8-3 and 8-4 show examples of BRR (N) and CKS (n) settings for commonly used bit rates.
Table 8-3. Examples of BRR Settings in Asynchronous Mode (1)
XTAL frequency (MHz)
2
2.4576
4
4.194304
Bit
Error
Error
Error
Error
rate
n
N
(%)
n
N
(%)
n
N
(%)
n
N
(%)
110
1
70
+0.03
1
86
+0.31
1
141
+0.03
1
148
–0.04
150
0
207 +0.16
0
255 0
1
103
+0.16
1
108
+0.21
300
0
103 +0.16
0
127 0
0
207
+0.16
0
217
+0.21
600
0
51
+0.16
0
63
0
0
103
+0.16
0
108
+0.21
1200
0
25
+0.16
0
31
0
0
51
+0.16
0
54
–0.70
2400
0
12
+0.16
0
15
0
0
25
+0.16
0
26
+1.14
4800
—
—
—
0
7
0
0
12
+0.16
0
13
–2.48
9600
—
—
—
0
3
0
—
—
—
0
6
–2.48
19200 —
—
—
0
1
0
—
—
—
—
—
—
31250 0
0
0
—
—
—
0
1
0
—
—
—
38400 —
—
—
0
0
0
—
—
—
—
—
—
177
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...