Asynchronous Sample Rate Converter
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
19-11
19.2.2.3
Channel Number Configuration Register (ASRCNCR)
The Channel Number Configuration register (ASRCNCR) is a 24-bit read/write register that sets the
number of channels used by each ASRC conversion pair.
Figure 19-7. Channel Number Configuration Register (ASRCNCR)
The bit definitions are in
1
MDIEB
Mask of Data Input B Interrupt Enable
0 Enables the data input B interrupt to Core 1.
1 Enables the data input B interrupt to Core 2.
0
MDIEA
Mask of Data Input A Interrupt Enable
0 Enables the data input A Interrupt to Core 1.
1 Enables the data input A Interrupt to Core 2.
Offset 0x3
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
ANCC
ANCB
ANCA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-7. Channel Number Configuration Register (ASRCNCR)
Bit
Field
Description
23–9
Reserved. Should be written as zero for compatibility.
8–6
ANCC
1
Number of C Channels
000 0 channels in C (Pair C is disabled)
001 2 channel in C
010 4 channels in C
011 6 channels in C
100 8 channels in C
101 10 channels in C
Table 19-6. Interrupt Enable Mask Register (ASRIEM) (Continued)
Bit
Field
Description