
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-72
Freescale Semiconductor
External Memory Controller (EMC)
Figure 21-38. UPM Clock Scheme for CRR[CLKDIV] = 4 (or 8) or CRR[CLKDIV] = 2 (or 4)
21.4.4.4
The RAM Array
The RAM array for each UPM is 64 locations deep and 32 bits wide, as shown in
. The signals
at the bottom of the figure are UPM outputs. The selected LCSx is for the bank that matches the current
address.
Figure 21-39. RAM Array and Signal Generation
21.4.4.4.1
RAM Words
The RAM word is a 32-bit micro-instruction stored in one of 64 locations in the RAM array. It specifies
the timing for the external signals controlled by the UPM.
LCLK
T1
T2
T3
T4
T1, T2, T3, T4
LGPL0
LGPL2 LGPL3 LGPL4 LGPL5
External Signals Timing Generator
RAM Array
CS Line
Selector
LCS[7:0]
Current Bank
LGPL1
Clock Phases
UPM Outputs
32 Bits
64
Deep