Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
3-14
Freescale Semiconductor
Memory Map
ICC
Inter-Core
Communication
Y:$FF_FFDB
ICC Data Register 1 (ICDR1)
For non-maskable interrupt
to the other core.
Y:$FF_FFDA
ICC Control Register 1 (ICCR1)
For non-maskable interrupt
to the other core.
Y:$FF_FFD9
ICC Data Register 2 (ICDR2)
For non-maskable Interrupt
from the other core.
Y:$FF_FFD8
ICC Control Register 2 (ICCR2)
For non-maskable Interrupt
from the other core.
Y:$FF_FFD7
ICC Data Register 3 (ICDR3)
For maskable Interrupt
to the other core.
Y:$FF_FFD6
ICC Control Register 3 (ICCR3).
For maskable Interrupt
to the other core.
Y:$FF_FFD5
ICC Acknowledge Registers3 (ICAR3)
The other core’s acknowledge for the maskable interrupt
to the other core.
Y:$FF_FFD4
ICC Data Register 4 (ICDR4)
For maskable Interrupt
from the other core.
Y:$FF_FFD3
ICC Control Register 4 (ICCR4)
For maskable Interrupt
from the other core.
Y:$FF_FFD2
ICC Acknowledge Register 4 (ICAR4)
Acknowledge for the maskable interrupt
from the other core.
Y:$FF_FFD1
ICC Poll Register 1(ICPR1)
Read poll data
from the other core.
Y:$FF_FFD0
ICC Poll Register 2 (ICPR2)
Write poll data
to the other core.
Y: $FF_FFCF
to
Y: $FF_FFCB
Reserved
Y: $FF_FFCA
ESAI Internal Clock Connect Control Register
Y: $FF_FFC9
Reserved
Y: $FF_FFC8
EMC/ICC Error Status Register
Y: $FF_FFC7
to
Y: $FF_FFC4
Reserved
WDT,WDT_1
Y: $FF_FFC3
Watchdog Service Register (WSR)
Y: $FF_FFC2
Watchdog Count Register (WCNTR)
Y: $FF_FFC1
Watchdog Modulus Register (WMR)
Y: $FF_FFC0
Watchdog Control Register (WCR)
Y: $FF_FFBF
to
Y: $FF_FFA0
Reserved
Table 3-8. Detailed Device Y-Memory Map (Continued)
Peripherals
Address
Register Name
1