
Chip Configuration Module
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
20-17
automatically by hardware after the reset period reaches the predefined number of reset cycles, which is
six system clock cycles.
20.3.4
Reset
Hardware reset can put all the registers to a known state. All registers are reset to their default value
asynchronously.
20.3.5
ESAI Pin Switch and Internal Clock Connections
In the DSP56724/DSP56725 devices, new features for ESAI clock and data input/output have been added.
The ESAI internal clock connection control bits are implemented in an ESAI Internal Clock Control
Register. Both DSP cores have their own ESAI Internal Clock Control Register (EICCR and EICCR_1
respectively).
Address
Y:FFFFCA
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
HCKR1 HCKR0 HCKT1 HCKT0
FSR1
FSR0
FST1
FST0
SCKR1 SCKR0 SCKT1
SCKT0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Figure 20-14. ESAI Internal Clock Control Register (EICCR for Core-0, EICCR_1 for Core-1)
Table 20-14. EICCR Field Descriptions
Bit
Field Description
23–12
Reserved
11–10
HCKR[1:0]
ESAI HCKR clock internal connect control
Controls the HCKR clock direction between ESAI and ESAI_1. For Core-1, it controls the HCKR clock
direction between ESAI_2 and ESAI_3. Core-0 and Core -1 have these bits respectively.
9–8
HCKT[1:0]
ESAI HCKT clock internal connect control
Controls the HCKT clock direction between ESAI and ESAI_1. For Core-1, it controls the HCKT clock
direction between ESAI_2 and ESAI_3. Core-0 and Core-1 have these bits respectively.
7–6
FSR[1:0]
ESAI FSR clock internal connect control
Controls the FSR clock direction between ESAI and ESAI_1. For Core-1, it controls the FSR clock
direction between ESAI_2 and ESAI_3. Core-0 and Core-1 have these bits respectively.
5–4
FST[1:0]
ESAI FST clock internal connect control
Controls the FST clock direction between ESAI and ESAI_1. For Core-1, it controls the FST clock
direction between ESAI_2 and ESAI_3. Core-0 and Core-1 have these bits respectively.