Symphony DSP56724/DSP56725 Multi-Core Audio Processors Reference Manual, Rev. 0
Freescale Semiconductor
22-1
Chapter 22
JTAG Controller
22.1
Overview
In the DSP56724 and DSP56725 devices, there are two JTAG modules (one for each core), connected
together serially to support multi-core debug OnCEs. When one DSP core enters the debug state, you can
also define whether the other DSP core enters the debug state (or not). When multiple break-points are
defined on different DSPs in a multi-DSP design, you are able to determine which DSP core initiated the
entering of the debug state. To support this feature, two JTAG modules are daisy-chained, and it looks like
two single core devices to the outside world.
The instruction length of each JTAG is 4 bits; for a correct Update-IR operation, an 8-bit shift from TDI
is required. JTAG-0 only includes BYPASS and ONCE related instructions. JTAG-1 includes the
OnCE-related instructions and all of the JTAG standard test instructions like BYPASS, IDCODE,
EXTEST, HIZ, and so on.
See
for the JTAG block diagram.