Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-18
Freescale Semiconductor
External Memory Controller (EMC)
21.3.2.2.4
Option Registers (ORx)—SDRAM Mode
and
show the bit fields for ORx when the corresponding BRx[MSEL] selects the
SDRAM machine.
Table 21-17. Option Register High Part (x) - SDRAM Mode
Name
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ORH0 X:$FF_FE03
ORH1 X:$FF_FE07
ORH2 X:$FF_FE0B
ORH3 X:$FF_FE0F
ORH4 X:$FF_FE13
ORH5 X:$FF_FE17
ORH6 X:$FF_FE1B
ORH7 X:$FF_FE1F
R
W
R
AM
W
Reset
0x00_0000
Table 21-18. ORHx—SDRAM Mode
Bits
Name
Description
23–10
—
Reserved
9–0
AM
SDRAM address mask bits 23–14. Masks correspond to BRx bits. Masking address bits
independently allows external devices of different size address ranges to be used. Address mask
bits can be set or cleared in any order in the field, allowing a resource to reside in more than one
area of the address map. AM can be read or written at any time.
0— Corresponding address bits are masked.
1—The corresponding address bits are used in the comparison with address pins.
Table 21-19. Option Register Low Part (x)—SDRAM Mode
ORLx
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ORL0 X:$FF_FE02
ORL1 X:$FF_FE06
ORL2 X:$FF_FE0A
ORL3 X:$FF_FE0E
ORL4 X:$FF_FE12
ORL5 X:$FF_FE16
ORL6 X:$FF_FE1A
ORL7 X:$FF_FE1E
R
AM
XAM
COLS
W
R
COLS
ROWS
PMSEL
EAD
W
Reset
0x00_0000