External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-63
Figure 21-25. SDRAM Two-Beat Burst Read, Page Closed, CL = 3
Figure 21-26. SDRAM Four-Beat Burst Read, Page Miss, CL = 3
Figure 21-27. SDRAM Single Beat Write, Page Hit
Figure 21-28. SDRAM Three-Beat Write, Page Closed
1111
0000
1111
ZZZZZZZZ
ZZZZ
ZZZZZZZZ
D0
ZZZZZZ
LCLK
LALE
LCSx
LSDRAS
LSDCAS
LSDWE
LSDDQM
LAD[23:0]
COL ADD
ROW ADD
TA
D1
1111
0000
1111
ZZZZZZ
ROW ADD
ZZZZZZZZ
COL ADD
ZZZZZZZZ
D0
ZZZZZZ
LCLK
LALE
LCSx
LSDRAS
LSDCAS
LSDWE
LSDDQM
LAD[23:0]
TA
D1
D2
D3
1111
0000
1111
ZZZZZZZZ
COL ADD
D0
ZZZZZZZZ
LCLK
LALE
LCSx
LSDRAS
LSDCAS
LSDWE
LSDDQM
LAD[23:0]
TA
1111
0000
1111
ZZZZZZZZ RAS ADD XXXXXXXX COL ADD
D0
D1
D2
ZZZZZZZZ
LCLK
LALE
LCSx
LSDRAS
LSDCAS
LSDWE
LSDDQM
LAD[23:0]
TA