Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
2-2
Freescale Semiconductor
Signal Descriptions
The input and output signals of the DSP56724/DSP56725 are organized into functional groups, as listed
in
Table 2-2. DSP56724/DSP56725 Signal Groups
Signal Group
Signal
Number of Signals
Detailed
Description
DSP56724 DSP56725
144-Pin
80-Pin
Power, Ground, Scan, Clock, Interrupts
Power (V
DD
)
21
13
Ground (GND)
21
18
Scan Pins
1
1
Reset Pin
1
1
Clock and PLL
Port G
8
4
4
Shared External Interrupt Pins /
Mode Control
Port G
8
5
5
DSP Core-0 Peripheral Pins
SHI
Port H
1
5
5
ESAI Port
C
2
10
10
ESAI_1
Port E
3
4
4
TEC
–
0
0
—
WDT
No GPIO
Function
1
1
DSP Core-1 Peripheral Pins
SHI_1
Port H1
4
1
1
ESAI_2
Port C1
5
4
4
ESAI_3
Port E1
6
10
9
TEC_1
–
0
0
—
WDT_1
No GPIO
Function
0
0
—
Pins of Shared Peripherals
SPDIF
Port G
8
2
0
EMC
9
Port A
7
48
0
GPIO PORT G and Mode Pins
Port G
8
2
0
JTAG/OnCE Portfor the two DSP Cores
4
4
Note:
1.
Port H signals are the GPIO port signals that are multiplexed with the SHI HREQ signal.
2.
Port C signals are the GPIO port signals that are multiplexed with the ESAI signals.
3.
Port E signals are the GPIO port signals that are multiplexed with the ESAI_1 signals.
4.
Port H1 signals are the GPIO port signals that are multiplexed with the SHI_1 HREQ_1 signals.
5.
Port C1 signals are the GPIO port signals that are multiplexed with the ESAI_2 signals.
6.
Port E1 signals are the GPIO port signals that are multiplexed with the ESAI_3 signals.
7.
Port A signals are the GPIO port signals that are multiplexed with the EMC.
8.
Port G signals are the GPIO port signals that are multiplexed with S/PDIF, shared external maskable interrupts,
and PLL lock output signals.
9.
DSP56724 products have an EMC; DSP56725 products do not have an EMC.