Core Configuration
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
5-15
Highest
ASRC FP Wait State Interrupt
ASRC
ASRC Overload Interrupt
ASRC Data Output C Interrupt
ASRC Data Output B Interrupt
ASRC Data Output A Interrupt
ASRC Data Input C Interrupt
ASRC Data Input B Interrupt
ASRC Data Input A Interrupt
Inter-Core Maskable Interrupt
(from the other core)
Inter-Core
Inter-Core Maskable Acknowledge interrupt
(from the other core)
EMC/ICC Access Error Interrupt
Lowest
Always Active Interrupt
Table 5-11. Reset and Interrupt Vector Summary
Interrupt Starting Address
Priority Level Range
Description
Notes
VBA: $00
3
RESET
VBA: $02
3
Stack Error
VBA: $04
3
Illegal Instruction
VBA: $06
3
Debug Request Interrupt
VBA: $08
3
Trap
VBA: $0A
3
Non-Maskable Interrupt (NMI)
(external)
VBA: $0C
3
Reserved
VBA: $0E
3
DMA Stall Interrupt
CIM interrupt for Core-0 and
CIM_1 interrupt for Core-1
VBA: $10
0-2
IRQA
Shared by both cores.
VBA: $12
0-2
IRQB
VBA: $14
0-2
IRQC
VBA: $16
0-2
IRQD
Table 5-10. Interrupt Sources Priorities within an IPL (Continued)
Priority Level
Interrupt Source
Group