External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-27
7–5
BSMA
Bank select multiplexed address line. Selects which address pins serve as the 2-bit bank-select
address for SDRAM. Note that only 4-bank SDRAMs are supported.
000 LA17:LA16
001 LA16:LA15
010 LA15:LA14
011 LA14:LA13
100 LA13:LA12
101 LA12:LA11
110 LA11:LA10
111 LA10:LA9
4–2
—
Reserved
1–0
RFCR
Refresh recovery. Sets the refresh recovery interval in bus clock cycles. Defines the earliest timing for
an ACTIVATE or REFRESH command after a REFRESH command.
000 Reserved
001 3 clocks
010 4 clocks
011 5 clocks
100 6 clocks
101 7 clocks
110 8 clocks
111 16 clocks
Table 21-37. SDRAM Machine Mode Register Low Part
SDMRL
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
X:0xFF_FE4A
R
RFCR
PRETOACT
W
R
ACTTORW
BL
WRC
BUFCMD
CL
W
Reset
0x00_0000
Table 21-38. SDMRL Field Descriptions
Bits
Name
Description
23–16
—
Reserved
15
RFCR
Refresh recovery. Sets the refresh recovery interval in bus clock cycles. Defines the earliest timing
for an ACTIVATE or REFRESH command after a REFRESH command.
000 Reserved
001 3 clocks
010 4 clocks
011 5 clocks
100 6 clocks
101 7 clocks
110 8 clocks
111 16 clocks
Table 21-36. SDMRH Field Descriptions (Continued)
Bits
Name
Description