
S/PDIF—Sony/Philips Digital Interface
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
18-5
18.2
Register Descriptions
18.2.1
S/PDIF Configuration Register (SCR)
Address X:$FFFF60
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
RcvFifo
_Ctrl
RcvFifo
_Off/On
RcvFifo_
Rst
RcvFifoFull_Sel
RcvAuto
Sync
TxAuto
Sync
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
TxFifo_Ctrl
PDIR_Rcv PDIR_Tx
RcvSrc_Sel
ValCtrl
TxSel
USrc_Sel
W
Reset
0
1
0
0
0
0
0
0
0
0
0
0
Figure 18-3. S/PDIF Configuration Register (SCR)
Table 18-3. S/PDIF Configuration Register (SCR) Fields
Bit
Field
Description
23
RcvFifo_Ctrl
0 Normal operation
1 Always read zero from rcv data register
22
RcvFifo_Off/On
0 S/PDIF Rcv FIFO is on
1 S/PDIF Rcv FIFO is off. Does not accept data from interface
21
RcvFifo_Rst
0 Normal operation
1 Reset register to 1 sample remaining
20, 19 RcvFifoFull_Sel
00 Full interrupt if at least 1 sample in FIFO
01 Full interrupt if at least 2 sample in FIFO
10 Full interrupt if at least 3 sample in FIFO
11 Full interrupt if at least 6 sample in FIFO
18
RcvAutoSync
0 Rcv FIFO auto sync off
1 Rcv FIFO auto sync on
17
TxAutoSync
0 Tx FIFO auto sync off
1 Tx FIFO auto sync on
16–12 Reserved
11, 10 TxFifo_Ctrl
00 Send out digital zero on S/PDIF Tx
01 Normal operation
10 Reset to 1 sample remaining
11 Reserved
9
PDIR_Rcv
DMA Receive Request (PDIR1 FIFO full)
8
PDIR_TX
DMA Transmit Request (Transmit FIFO empty)