Core Configuration
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
5-11
Figure 5-4. Core-0 Interrupt Priority Register P1
Figure 5-5. Core-1 Interrupt Priority Register P
Figure 5-6. Core-1 Interrupt Priority Register C
0
1
2
3
4
5
6
7
8
9
10
11
13
12
14
15
16
17
18
19
20
21
22
23
Reserved
Reserved
STIL00
STIL01
Core-0
Always-ON
INT IPL
ESL20
ESL21
SHL10
SHL11
23
22
21
20
19
18
17
16
15
14
13
12
0
1
2
3
4
5
6
7
8
9
10
11
ESAI_2 IPL
SHI_1 IPL
Reserved
ESAI_3 IPL
ESL31
TAL10
TAL11
EMC/ICC Error INT IPL
TIMER_1 IPL
ESL30
SPDIF Rx IPL
SPRL0
SPRL1
SPTL0
SPTL1
ICIL0
ICIL1
ICAL0
ICAL1
ASL0
ASL1
SPDIF Tx IPL
ASRC Rx IPL
ICC INT IPL
ICC ACK INT IPL
LIEL0
LIEL1
Reserved
IAL0
IAL1
IAL2
IBL0
IBL1
IBL2
ICL0
ICL1
ICL2
0
1
2
3
4
5
6
7
8
9
10
11
IRQA IPL
IRQA mode
IRQB IPL
IRQB mode
IRQC IPL
IRQC mode
IRQD IPL
D0L0
D0L1
D1L0
D1L1
23
22
21
20
19
18
17
16
15
14
13
12
DMA1 ch0 IPL
DMA1 ch1 IPL
D2L0
D2L1
D3L0
D3L1
D4L0
D4L1
D5L0
D5L1
DMA1 ch2 IPL
DMA1 ch3 IPL
DMA1 ch4 IPL
DMA1 ch5 IPL
IDL2
IDL1
IDL0
IRQD mode