
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
10-4
Freescale Semiconductor
Serial Host Interface (SHI, SHI_1)
Figure 10-4. SHI Programming Model—DSP Side
HCK
F
R
8
15
14
13
12
11
1
0
9
16
23
22
2
1
20
19
18
17
0
23
S
H
I Re
c
e
iv
e
Da
ta
F
IF
O
(
HRX
)
(r
ead on
ly
, X
: $F
F
F
F
94)
HRX
S
H
I T
ra
n
s
m
it
Data Regi
s
ter
(
H
T
X
)
(w
ri
te
o
n
ly
, X
: $
FFFF
9
3
)
R
e
s
e
rv
e
d
bi
t, r
ead
as
0, s
houl
d be w
ri
tten
w
ith 0 fo
r futu
re
c
o
mpati
b
ili
ty
.
HD
M
5
0
76
54
3
2
1
HDM
6
HDM
7
HDM
2
HDM
0
HDM
1
HRS
HDM
3
HDM
4
CP
HA
CP
O
L
S
H
I
C
loc
k
C
ontr
o
l R
egi
s
ter
(
H
C
K
R
)
X
: $
F
FFF9
0
0
23
HT
X
8
15
14
13
12
11
10
9
16
23
22
2
1
20
19
18
17
HE
N
0
76
5
4
3
2
1
HM
1
HI
2
C
HM
0
HRQ
E
0
HM
S
T
H
RNE
H
BER
HRF
F
HRO
E
HB
US
Y
HRQ
E
1
HIDL
E
S
H
I
C
o
ntr
o
l/
S
ta
tus
R
egi
s
te
r (
H
C
S
R
)
HRIE
0
HRIE
1
HT
U
E
HT
DE
HT
IE
X
: $
F
FFF9
1
F
IF
O
(
10 W
o
rd
s
D
eep)
HB
IE
HF
IF
O
8
15
14
13
12
11
1
0
9
16
23
22
2
1
20
19
18
17
HA
6
0
76
54
3
2
1
HA
3
HA
4
HA
5
SH
I I
2
C
S
lav
e A
d
d
res
s
R
e
gi
s
ter
(
H
S
A
R
)
X
: $
F
FFF9
2
HA
1
HF
M
0
HF
M
1