Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
2-20
Freescale Semiconductor
Signal Descriptions
Table 2-16. Enhanced Serial Audio Interface Signals (ESAI_3)
Signal Name
Signal Type
State during
Reset
Description
HCKR_3
Input or Output
GPIO
Disconnected
ESAI_3’s High Frequency Clock for Receiver
When programmed as an input, HCKR_3 provides a high frequency clock
source for the ESAI receiver (as an alternative to the DSP core clock).
When programmed as an output, HCKR_3 can serve as a high-frequency
sample clock (for example, for external DACs) or as an additional system
clock.
PE2_1
Input, Output, or
Disconnected
GPIO Port E2_1
When the ESAI_3 is configured as GPIO, PE2_1 is individually
programmable as input, output, or internally disconnected.
SRCK
Output
S/PDIF Receive Clock
— This Pin can be used as S/PDIF receive clock
output; this clock is generated by the internal S/PDIF’s DPLL, S/PDIF
Receive Clock output controlled by the ERC3 bits in Pin MUX Control
Register of the Chip Configuration Module.
The default state after reset is GPIO disconnected.
Uses an internal pull-down resistor.
HCKT_3
Input or Output
GPIO
Disconnected
ESAI_3’s High Frequency Clock for Transmitter
When programmed as an input, HCKT_3 provides a high frequency clock
source for the ESAI_3 transmitter (as an alternative to the DSP core
clock).
When programmed as an output, HCKT_3 can serve as a high frequency
sample clock (for example, for external DACs) or as an additional system
clock.
PE5_1
Input, Output, or
Disconnected
GPIO Port E5_1
When the ESAI_3 is configured as GPIO, PE5_1 is individually
programmable as input, output, or internally disconnected.
STCLK
Input
S/PDIF Transmit Clock
— This Pin can be used as S/PDIF transmit
clock input; controlled by the ClkSrc_Sel bits in the S/PDIF PhaseConfig
Register.
The default state after reset is GPIO disconnected.
Uses an internal pull-down resistor.