External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-9
21.3.2
Register Descriptions
This section provides a detailed description of the EMC configuration, status, and control registers, with
detailed bit and field descriptions.
Address offsets in the EMC address range that are not defined in
should not be accessed for
reading or writing. Similarly, only zero should be written to reserved bits of defined registers, as writing
ones can have unpredictable results in some cases.
0xFF_FE53
SRT
SDRAM refresh timer
R/W
0x00_0000
0xFF_FE54
–
0xFF_FE57
Reserved
0xFF_FE58
Reserved. Transfer error status register has
no low part.
0xFF_FE59
TESR
Transfer error status register
Read/
Write Clear
0x00_0000
0xFF_FE5A
Reserved. Transfer error disable register
has no low part.
0xFF_FE5B
TEDR
Transfer error disable register
R/W
0x00_0000
0xFF_FE5C
Reserved. Transfer error interrupt register
has no low part.
0xFF_FE5D
TEIR
Transfer error interrupt register
R/W
0x00_0000
0xFF_FE5E
TEATRL Transfer error attributes register low part
R/W
0x00_0000
0xFF_FE5F
TEATRH Transfer error attributes register high part
R/W
0x00_0000
0xFF_FE60
TEARL
Transfer error address register low part
R/W
0x00_0000
0xFF_FE61
TEARH
Transfer error address register high part
R/W
0x00_0000
0xFF_FE62
–
0xFF_FE67
Reserved
0xFF_FE68
BCRL
Configuration register low part
R/W
0x00_0000
0xFF_FE69
BCRH
Configuration register high part
R/W
0x00_0000
0xFF_FE6A
CRRL
Clock ratio register low part
R/W
0x00_0008
0xFF_FE6B
CRRH
Clock ratio register high part
R/W
0x00_8000
Table 21-3. EMC Registers Memory Map (Continued)
Address Offset
Register
Access
Reset Value