
Chip Configuration Module
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
20-19
Figure 20-15. ESAI Pin-Out and Internal Clock Connection
Each clock internal connection is controlled by the EICCR register, and DSP Core-0 and Core-1 both have
an EICCR register. DSP Core-0’s EICCR register controls the ESAI and ESAI_1 clocks internal
connection. DSP Core-1’s EICCR register controls the ESAI_2 and ESAI_3 clocks internal connection.
There are two bits for each clock internal connection control, described in
.
Table 20-15. Internal Clock Connections Between ESAI and ESAI_1
EICCR:
CLOCK_NAME[1:0]
Description
See
0
0
This is the default value after chip reset; there is no internal clock connection between
ESAI and ESAI_1.
0
1
No internal clock connection is between ESAI and ESAI_1.
1
0
ESAI_1 clock is connected with ESAI; ESAI controls (in/out) the clock pin; the clock
signal is also input to ESAI_1 block; ESAI_1’s corresponding clock pins should be set
as input.
1
1
ESAI clock is connected with ESAI_1; ESAI_1 controls (in/out) the clock pin; the clock
signal is also input to ESAI block; ESAI’s corresponding clock pins should be set as
input.
ESAI
ESAI_1
ESAI_3
DSP
ESAI clock pins
ESAI_3 clock Pins
ESAI_2
Data pins
Data pins
Clock connection is
controlled by
EICCR1 register
Clock connection is
controlled by
EICCR2 register