
External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-51
ACS = 11 case. The example in
also shows address and data multiplexing on LAD[23:0] for
a pair of writes issued consecutively.
When TRLX and CSNT are set in a write access, the LWE strobe signals are negated one clock earlier than
in the normal case, as shown in
. If ACS
≠
00, LCSx is also negated one clock
earlier.
Figure 21-9. GPCM Relaxed Timing Write
(XACS = 0, ACS = 10, SCY = 0, CSNT = 1, TRLX = 1, CLKDIV = 4, 8)
LCLK
LAD
LALE
LCSx
LBCTL
A
TA
LWE
ACS = 10
LOE
CSNT = 1
Address
Latched Address
Write Data