
External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-53
Figure 21-11. GPCM Read Followed by Read
(TRLX = 0, EHTR = 0, Fastest Timing)
Figure 21-12. GPCM Read Followed by Write
(TRLX = 0, EHTR = 1, One-Cycle Extended Hold Time on Reads)
LCLK
LAD
LALE
LCSx
LBCTL
A
TA
LOE
LCSy
Bus turnaround
Read Data 1
Address 2
Data 2
Latched Address 2
Latched Address 1
Address 1
LCLK
LAD
LALE
LCSx
LBCTL
A
TA
LOE
LCSy
Extended hold Bus turnaround
Rd. Address
Latched Read Address
Read Data
Wr. Address
Wr. Address
Wr. Data