External Memory Controller (EMC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
21-45
Table 21-66. GPCM Read Control Signal Timing for CRR[CLKDIV] = 4 or 8
Option Register Attributes
Signal Behavior (Bus Clock Cycles)
TRLX EHTR
XACS
ACS
Address to
LCSx
Asserted
LCSx Negated
to Address
Change
Total Cycles
1
1
Total cycles when LALE is asserted for one cycle only (ORx[EAD] = 0;
ORx[EAD] = 1 and CRR[EADC] = 01). Asserting LALE for more than one cycle
increases the total cycle count accordingly.
0
0
0
00
0
1
4+SCY
0
0
0
10
1/4
1
4+SCY
0
0
0
11
1/2
1
4+SCY
0
0
1
00
0
1
4+SCY
0
0
1
10
1
1
4+SCY
0
0
1
11
2
1
5+SCY
0
1
0
00
0
2
5+SCY
0
1
0
10
1/4
2
5+SCY
0
1
0
11
1/2
2
5+SCY
0
1
1
00
0
2
5+SCY
0
1
1
10
1
2
5+SCY
0
1
1
11
2
2
6+SCY
1
0
0
00
0
5
8+2*SCY
1
0
0
10
1+1/4
5
9+2*SCY
1
0
0
11
1+1/2
5
9+2*SCY
1
0
1
00
0
5
8+2*SCY
1
0
1
10
2
5
9+2*SCY
1
0
1
11
3
5
10+2*SCY
1
1
0
00
0
9
12+2*SCY
1
1
0
10
1+1/4
9
13+2*SCY
1
1
0
11
1+1/2
9
13+2*SCY
1
1
1
00
0
9
12+2*SCY
1
1
1
10
2
9
13+2*SCY
1
1
1
11
3
9
14+2*SCY