Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
19-16
Freescale Semiconductor
Asynchronous Sample Rate Converter
19.2.2.6
ASRC Clock Divider Registers (ASRCDR1, ASRCDR2)
The Clock Divider registers (ASRCDR1, ASRCDR2) are two 24-bit read/write registers that control the
division factors of the ASRC input and output clock sources.
Figure 19-10. Clock Divider Register-1 (ASRCDR1)
7–4
AICSB
Input Clock Source B
0000 ESAI Rx clock
0001 ESAI-1 Rx clock
0010 ESAI-2 Rx clock
0011 ESAI-3 Rx clock
0100 S/PDIF Rx clock
0101 Reserved
0110 Reserved
Any other value—ASRCK1 (In DSP56724/DSP56725, this signal is derived from the PLL, and can be
controlled by the ASCDR register in the CGM module.)
3–0
AICSA
Input Clock Source A
0000 ESAI Rx clock
0001 ESAI-1 Rx clock
0010 ESAI-2 Rx clock
0011 ESAI-3 Rx clock
0100 S/PDIF Rx clock
0101 Reserved
0110 Reserved
Any other value—ASRCK1 (In DSP56724/DSP56725, this signal is derived from the PLL, and can be
controlled by the ASCDR register in the CGM module.)
Offset 0x6
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
AOCDB
AOCPB
AOCDA
AOCPA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
AICDB
AICPB
AICDA
AICPA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-9. Clock Source Register (ASRCSR) (Continued)
Bit
Field
Description