
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
3-4
Freescale Semiconductor
Memory Map
Legend for the following tables:
Yellow
indicates a dedicated peripheral, while
blue
indicates a shared
peripheral.
Table 3-5. X-Memory Map for DSP Core-0 and Core-1
Address Range
Blocks
DSP Core-0
DSP Core-1
X: $FF_FFFF–$FF_FFFD
PIC
PIC_1
X: $FF_FFFC
CIM
CIM_1
X: $FF_FFFB–$FF_FFF9
PIC
PIC_1
X: $FF_FFF8–$FF_FFF5
CIM
CIM_1
X: $FF_FFF4–$FF_FFD0
DMA Control and DMA channels
DMA_1 Control and DMA_1 channels
X: $FF_FFBF–$FF_FFA0
ESAI, GPIO PORT C
ESAI_2, GPIO PORT C1
X: $FF_FF9A–$FF_FF98
GPIO port H
GPIO port H
X: $FF_FF97–$FF_FF90
SHI
SHI_1
X: $FF_FF8F–$FF_FF80
Triple Timer (TEC)
Triple Timer (TEC_1)
X: $FF_FF7F–$FF_FF7C
CGM
X: $FF_FF7B–$FF_FF78
Reserved
X: $FF_FF77–$FF_FF60
S/PDIF
X: $FF_FF5F–$FF_FE6C
Reserved
X: $FF_FE6B–$FF_FE00
EMC
X: $FF_FDFF–$FF_E000
Reserved
Table 3-6. Y-Memory Map for DSP Core-0 and Core-1
Address Range
Blocks
DSP Core-0
DSP Core-1
Y: $FF_FFFF–$FF_FFF8
GPIO Port G
Y: $FF_FFF7–$FF_FFF0
GPIO Port A
Y: $FF_FFEF–$FF_FFE8
Reserved
Y: $FF_FFE7–$FF_FFE0
Chip Configuration Registers
Y: $FF_FFDF–$FF_FFDC
Reserved
Reserved
Y:$FF_FFDB–$FF_FFD0
ICC
ICC
Y: $FF_FFCF–$FF_FFCB
Reserved
Reserved
Y: $FF_FFCA
ESAI/ESIA_1 internal clock control
ESAI_2/ESIA_3 internal clock control
Y: $FF_FFC9
Reserved
Reserved
Y: $FF_FFC8
EMC/ICC Error Status Register
EMC/ICC Error Status Register
Y: $FF_FFC8–$FF_FFC4
Reserved
Reserved