
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
19-26
Freescale Semiconductor
Asynchronous Sample Rate Converter
19.2.2.12 Channel Counter Register (ASRCCR)
The channel counter register (ASRCCR) is a 24-bit read/write register that sets and reflects the current
specific input/output FIFO being accessed through the Shared bus for each ASRC conversion pair.
Figure 19-18. Channel Counter Register (ASRCCR)
The bits definitions are shown in
19.2.2.13 ASRC Data Input and Output Registers
19.2.2.13.1
ASRC Data Input Register (ASRDIA–ASRDIC)
These are three 24-bit wide registers for writing data into the input data FIFOs.
Offset 0x17
Access: User Read/Write
23
22
21
20
19
18
17
16
15
14
13
12
R
ACOC
ACOB
ACOA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
ACIC
ACIB
ACIA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-18. Channel Counter Register (ASRCCR)
Bit
Field
Description
23–20
ACOC
The channel counter for Pair C’s output FIFO
These bits indicate the current channel being accessed through the Shared bus for Pair C’s output
FIFO’s usage. The value can be any value between [0, ANCC-1]
19–16
ACOB
The channel counter for Pair B’s output FIFO
These bits indicate the current channel being accessed through the Shared bus for Pair B’s output
FIFO’s usage. The value can be any value between [0, ANCB-1]
15–12
ACOA
The channel counter for Pair A’s output FIFO
These bits indicate the current channel being accessed through the Shared bus for Pair A’s output
FIFO’s usage. The value can be any value between [0, ANCA-1]
11–8
ACIC
The channel counter for Pair C’s input FIFO
These bits indicate the current channel being accessed through the Shared bus for Pair C’s input
FIFO’s usage. The value can be any value between [0, ANCC-1]
7–4
ACIB
The channel counter for Pair B’s input FIFO
These bits indicate the current channel being accessed through the Shared bus for Pair B’s input
FIFO’s usage. The value can be any value between [0, ANCB-1]
3–0
ACIA
The channel counter for Pair A’s input FIFO
These bits indicate the current channel being accessed through the Shared bus for Pair A’s input
FIFO’s usage. The value can be any value between [0, ANCA-1]