Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
8-2
Freescale Semiconductor
General Purpose Input/Output (GPIO)
8.2.1
Port C, Port E, Port C1, Port E1 Signals and Registers
Each of the 12 port signals that are not used as ESAI, ESAI_1, ESAI_2, or ESAI_3 signals can be
configured individually as a GPIO signal. The GPIO functionality of the port signals is controlled by three
registers, described in
Chapter 9, “Enhanced Serial Audio Interface (ESAI, ESAI_1, ESAI_2, ESAI_3)
.
Port C—ESAI Signal
•
Port C control register (PCRC)
•
Port C direction register (PRRC)
•
Port C data register (PDRC)
Port E—ESAI_1 Signal
•
Port E control register (PCRE)
•
Port E direction register (PRRE)
•
Port E data register (PDRE)
Port C1—ESAI_2 Signal
•
Port C1 control register (PCRC1)
•
Port C1 direction register (PRRC1)
•
Port C1 data register (PDRC1)
Port E1—ESAI_3 Signal
•
Port E control register (PCRE1)
•
Port E direction register (PRRE1)
•
Port E data register (PDRE1)
8.2.2
Port H Signals and Registers
The SHI’s HREQ can be configured as a GPIO signal. The GPIO functionality of Port H is controlled by
three registers:
•
Port H control register (PCRH)
•
Port H direction register (PRRH)
•
Port H data register (PDRH)
8.2.2.1
Port H Control Register (PCRH)
The read/write Port H Control Register (PCRH) and the Port H Direction Register (PRRH) together
control the functionality of the dedicated GPIO pin. Each PH bit controls the functionality of the
corresponding port pin. For the port-pin configuration, see
.
Hardware and software reset sets all
PCRH bits.