Inter-Core Communication (ICC)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
13-5
For both DSP cores, ICPR1 is a read-only register, and ICPR2 is a R/W register.
13.2.2
Register Descriptions
13.2.2.1
ICDR1 (ICC Data Register 1)
The ICDR1 register is a 24-bit write-only data register. See
ICCR4
Y:FFFFD3
R
W
R
EIE
EF
MIF
MIE
W
ICAR4
Y:FFFFD2
R
W
R
RACK
ACK
W
ICPR1
Y:FFFFD1
R
Poll data from the other Core’s ICPR2 register.
W
R
Poll data from the other Core’s ICPR2 register.
W
ICPR2
Y:FFFFD0
R
Poll Data to the other core (ICPR2 Data)
W
R
Poll Data to the other core (ICPR2 Data)
W
Address
Y:FFFFDB
Access: User Write
23
22
21
20
19
18
17
16
15
14
13
12
R
W
Communication Data
Reset
0
0
0
0
0
0
0
0
0
0
0
0
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Communication Data
Reset
0
0
0
0
0
0
0
0
0
0
0
0
Figure 13-3. ICDR1 Write Data Register
Table 13-2. ICC Registers Summary (Continued)
Register
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0