Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-22
Freescale Semiconductor
External Memory Controller (EMC)
10–8
AM
Address multiplex size. Determines how the address of the current memory cycle can be output on
the address pins. This field is needed when interfacing with devices requiring row and column
addresses multiplexed on the same pins.
7–6
DS
Disable timer period. Guarantees a minimum time between accesses to the same memory bank
controlled by UPMx. The disable timer is turned on by the TODT bit in the RAM array word, and after
it expires, the UPMx allows the machine access to handle a memory pattern to the same bank.
Accesses to a different bank by the same UPMx is also allowed.
To avoid conflicts between successive accesses to different banks, the minimum pattern in the RAM
array for a request serviced, should not be shorter than the period established by DS.
00 1-bus clock cycle disable period
01 2-bus clock cycle disable period
10 3-bus clock cycle disable period
11 4-bus clock cycle disable period
5–3
G0CLx
General line 0 control. Determines which logical address line can be output to the LGPL0 pin when
the UPMx is selected to control the memory access.
000 A17
001 A18
010 A19
011 A20
100 A21
101 A22
110 A23
111 Reserved
Table 21-26. MxMR High Part Field Descriptions (Continued)
Bits
Name
Description
Value
LA23–LA14
LA13
LA12
LA11
LA10-LA0
000
0
A21
A20
A19
A18–A8
001
0
A22
A21
A20
A19–A9
010
0
A23
A22
A21
A20–A10
011
0
0
A23
A22
A21–A11
100
0
0
0
A23
A22–A12
101
0
0
0
0
A23–A13
110
Reserved
111
Reserved