S/PDIF—Sony/Philips Digital Interface
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
18-3
18.1.1
Features
S/PDIF Receiver:
— One S/PDIF Receiver
— Four multiplexed S/PDIF inputs
— Input sample rate recovery
— Supports 32 kHz, 44.1 kHz, 48 kHz, 64 kHz, 88.2 kHz, and 96 kHz
— CD Text Support
— CS and U bit Recovery
•
S/PDIF Transmitter:
— Single S/PDIF Transmitter
— Two independent S/PDIF outputs.
— CS bit Support
•
Interrupt or DMA control of S/PDIF input and output data
•
S/PDIF Receiver to S/PDIF Transmitter Bypass Mode
18.1.2
External Signal Description
Table 18-1. Signal Properties
Signal Name
Signal
Type
State during Reset
Description
SPDIFIN1
Input
GPIO Disconnected
S/PDIF Input Line 1
IEC958 data in biphase mark format.
SPDIFIN2
Input
GPIO Disconnected
S/PDIF Input Line 2
IEC958 data in biphase mark format.
SPDIFIN3
Input
GPIO Disconnected
S/PDIF Input line 3
IEC958 data in biphase mark format.
SPDIFIN4
Input
GPIO Disconnected
S/PDIF Input Line 4
IEC958 data in biphase mark format.
SPDIFOUT1
Output
GPIO Disconnected
S/PDIF Output Line 1
IEC958 data in biphase mark format. (consumer C channel).
SPDIFOUT2
Output
GPIO Disconnected
S/PDIF Output Line 2
IEC958 data in biphase mark format (professional C channel).
SPLOCK
Output
GPIO Disconnected
S/PDIF Rx DPLL Lock Indicator
Note: When the S/PDIF is configured as GPIO, these signals are individually programmable as input, output, or internally
disconnected.