Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-50
Freescale Semiconductor
External Memory Controller (EMC)
Figure 21-7. GPCM Relaxed Timing Read
(XACS = 0, ACS = 1x, SCY = 1, CSNT = 0, TRLX = 1, CLKDIV = 4, 8)
Figure 21-8. GPCM Relaxed Timing Back-to-Back Writes
(XACS = 0, ACS = 1x, SCY = 0, CSNT = 0, TRLX = 1, CLKDIV = 4, 8)
Relaxed timing read and write transactions are illustrated in
. The effect of
CLKDIV = 2 for these examples is only to delay the assertion of LCSx in the ACS = 10 case to the
LCLK
LAD
LALE
LCSx
LBCTL
A
TA
LWE
ACS = 10
LOE
ACS = 11
SCY = 1, TRLX = 1
Address
Latched Address
Read Data
LCLK
LAD
LALE
LCSx
LBCTL
A
TA
LWE
ACS = 10
LOE
ACS = 11
Address 1
Latched Address 1
Write Data 1
Address 2
Latched Address 2
Write Data 2