
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
3-6
Freescale Semiconductor
Memory Map
DMA, DMA_1
Channel 1
X: $FF_FFEB
DMA Source Address Register (DSR1)
X: $FF_FFEA
DMA Destination Address Register (DDR1
X: $FF_FFE9
DMA Counter (DCO1)
X: $FF_FFE8
DMA Control Register (DCR1)
DMA, DMA_1
Channel 2
X: $FF_FFE7
DMA Source Address Register (DSR2)
X: $FF_FFE6
DMA Destination Address Register (DDR2)
X: $FF_FFE5
DMA Counter (DCO2)
X: $FF_FFE4
DMA Control Register (DCR2)
DMA, DMA_1
Channel 3
X: $FF_FFE3
DMA Source Address Register (DSR3)
X: $FF_FFE2
DMA Destination Address Register (DDR3)
X: $FF_FFE1
DMA Counter (DCO3)
X: $FF_FFE0
DMA Control Register (DCR3)
DMA, DMA_1
Channel 4
X: $FF_FFDF
DMA Source Address Register (DSR4)
X: $FF_FFDE
DMA Destination Address Register (DDR4)
X: $FF_FFDD
DMA Counter (DCO4)
X: $FF_FFDC
DMA Control Register (DCR4)
DMA, DMA_1
Channel 5
X: $FF_FFDB
DMA Source Address Register (DSR5)
X: $FF_FFDA
DMA Destination Address Register (DDR5)
X: $FF_FFD9
DMA Counter (DCO5)
X: $FF_FFD8
DMA Control Register (DCR5)
DMA, DMA_1
Channel 6
X: $FF_FFD7
DMA Source Address Register (DSR6)
X: $FF_FFD6
DMA Destination Address Register (DDR6)
X: $FF_FFD5
DMA Counter (DCO6)
X: $FF_FFD4
DMA Control Register (DCR6)
DMA, DMA_1
Channel 7
X: $FF_FFD3
DMA Source Address Register (DSR7)
X: $FF_FFD2
DMA Destination Address Register (DDR7)
X: $FF_FFD1
DMA Counter (DCO7)
X: $FF_FFD0
DMA Control Register (DCR7)
GPIO Port C,
Port C1
X: $FF_FFBF
PORT C/C1 Control Register (PCRC)
X: $FF_FFBE
PORT C/C1 Direction Register (PRRC)
X: $FF_FFBD
PORT C/C1 GPIO Data Register (PDRC)
Table 3-7. Detailed Device X-Memory Map (Continued)
Peripherals
Address
Register Name
1