
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-24
Freescale Semiconductor
External Memory Controller (EMC)
21.3.2.5
Memory Refresh Timer Prescaler Register (MRTPR)
The refresh timer prescaler register is used to divide the system clock to provide the SDRAM and UPM
refresh timers clock.
13–10
WLFx
Write loop field. Determines the number of times a loop defined in the UPMx will be executed for a
burst- or single-beat write pattern.
0000 16
0001 1
0010 2
0011 3
...
1110 14
1111 15
9–6
TLFx
Refresh loop field. Determines the number of times a loop defined in the UPMx will be executed for a
refresh service pattern.
0000 16
0001 1
0010 2
0011 3
...
1110 14
1111 15
5–0
MAD
Machine address. RAM address pointer for the command executed. Each time that the UPM is
accessed and the OP field is set to WRITE or READ, this field is incremented by 1. Address range is
64 words per UPMx.
Table 21-29. Memory Refresh Timer Prescaler Register
MRTPR
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
X: 0xFF_FE43
R
PTP
W
R
PTP
W
Reset
0x00_0000
Table 21-30. MRTPR Field Descriptions
Bits
Name
Description
23–16
—
Reserved
15–8
PTP
Refresh timers prescaler. Determines the period of the refresh timers input clock. The system clock is
divided by PTP except when the value is 00000_0000, which represents the maximum divider of 256.
Table 21-28. M
x
MRL Field Descriptions (Continued)
Bits
Name
Description