
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
7-10
Freescale Semiconductor
Clock Generation Module (CGM)
NOTE:
•
The line highlighted with
Green
is the default PLL configuration.
•
The lines highlighted with
Yellow
are Fout >200 MHz. The duty cycle
may not be 50%.
•
The lines highlighted with
Blue
are the recommended PLL settings for
each Extal frequency.
Table 7-9. PLL Programming Examples
Extal
(MHz)
NR
(=R+1)
Fref
(=Fosc/NR)
(2~8 MHz)
NF
(=F+1)
Fvco
(=Fref*NF)
(200~400 MHz)
NO
(=2^OD)
PLL Output
(=Fvco/NO)
(MHz)
PLL Setting
(0x)
24.576
12
2.048
98
200.704
1
200.704
2B4061
24.576
12
2.048
195
399.360
2
199.680
2B60C2
24.576
12
2.048
194
397.312
2
198.656
2B60C1
24.576
12
2.048
191
391.168
2
195.584
2B60BE
24.576
12
2.048
181
370.688
2
185.344
2B60B4
24.576
12
2.048
171
350.208
2
175.104
2B60AA
24.576
12
2.048
157
321.536
2
160.768
2B609C
24.576
12
2.048
180
368.640
2
184.320
2B60B3
24.576
12
2.048
147
301.056
2
150.528
2B6092
24.576
12
2.048
98
200.704
8
25.088
2BE061
24.576
4
6.144
65
399.360
2
199.680
236040
24.576
4
6.144
33
202.752
1
202.752
234020
12.288
6
2.048
98
200.704
1
200.704
254061
12.288
6
2.048
195
399.360
2
199.680
2560C2
12.288
6
2.048
194
397.312
2
198.656
2560C1
12.288
6
2.048
185
378.880
2
189.440
2560B8
12.288
6
2.048
176
360.448
2
180.224
2560AF
12.288
2
6.144
64
393.216
2
196.608
21603F
12.288
2
6.144
33
202.752
1
202.752
214020
11.290
5
2.258
89
200.955
1
200.955
244059
11.290
5
2.258
177
399.652
2
199.826
2460B0
11.290
5
2.258
176
397.394
2
198.697
2460AF
11.290
2
5.645
70
395.136
2
197.568
216045
11.290
2
5.645
69
389.491
2
194.746
216044
11.290
2
5.645
36
203.213
1
203.213
214023
11.290
2
5.645
37
208.858
1
208.858
214024