Signal Descriptions
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
2-29
2.2.14
JTAG/OnCE Interface Signals
PG2
Input, Output, or
Disconnected
MODD1 Input
Port G2
When the PLOCK is configured as GPIO, this signal is individually
programmable as input, output, or internally disconnected.
MODD1
Input
MODA1, MODB1, MODC1, and MODD1 levels select one of 16 initial chip
operating modes of DSP Core-1, and are latched into the DSP Core-1’s
OMR when the RESET signal is deasserted.
Uses an internal pull-down resistor.
This signal is only available in the DSP56724 144-pin package. This signal
is not available in the DSP56725 80-pin package.
Table 2-21. JTAG/OnCE Interface
Signal
Name
Signal
Type
State During
Reset
Description
TCK
Input
Input
Test Clock
TCK is a test clock input signal used to synchronize the JTAG test logic. It uses an
internal pull-up resistor.
TDI
Input
Input
Test Data Input
TDI is a test data serial input signal used for test instructions and data. TDI is sampled
on the rising edge of TCK and uses an internal pull-up resistor.
TDO
Output
Tri-Stated
Test Data Output
TDO is a test data serial output signal used for test instructions and data. TDO is
tri-statable and is actively driven in the shift-IR and shift-DR controller states. TDO
changes on the falling edge of TCK.
TMS
Input
Input
Test Mode Select
TMS is an input signal used to sequence the test controller’s state machine. TMS is
sampled on the rising edge of TCK and uses an internal pull-up resistor.
Table 2-20. Dedicated Port G Signals and Mode Pins (Continued)
Signal Name
Type
State During
Reset
Description